

JW1566BD Offline QR GaN Flyback Converter

Preliminary Specifications Subject to Change without Notice

## DESCRIPTION

The JW1566BD is an isolated offline Flyback converter with GaN integrated, which features quasi-resonant (QR) operation. QR control improves efficiency by reducing switching loss and benefits EMI performance with nature frequency variation. And an internal frequency limitation is utilized to overcome the inherent disadvantages of QR Flyback.

The JW1566BD comprises a HV pin for startup to eliminate conventional startup resistor and save standby mode energy consumption.

The JW1566BD is available in PVDFN5X6-8 package. The high level of integration provides an easy-to-use, low component count and high efficiency application solution for isolated power delivery.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered Trademarks of Joulwatt Technology Co., Ltd.

## FEATURES

- Integrated 650V GaN
- Built-in High-Voltage Startup
- Wider VDD Operation Range
- QR Operation for High Efficiency
- Optional OCP and OPP Function for Different PD and QC Output Application
- Very Low Standby Power Consumption
- Cycle-by-Cycle Current Limit
- Reliable Fault Protections: VDD OVP, VS OVP, Brown-In, Brown-out, CS Open Protection, OCP, OPP, OLP, Internal OTP
- Frequency Jitter to Ease EMI Compliance
- PVDFN5X6-8 Package

## APPLICATIONS

- PD and QC Chargers
- AC/DC Adapters with Wide Output Range

1/15



JW1566BD Rev.0.11 2022/09/20 JoulWatt Proprietary Information. Patent Protected.

Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

2/15

## **ORDER INFORMATION**

| DEVICE <sup>1)</sup>                                                                                           | PACKAGE    | TOP MARKING <sup>2)</sup> | ENVIRONMENTAL <sup>3)</sup> |  |  |
|----------------------------------------------------------------------------------------------------------------|------------|---------------------------|-----------------------------|--|--|
| JW1566BDPVDLQF#TR                                                                                              | PVDFN5X6-8 | JW1566BD<br>YW            | Green                       |  |  |
| Notes:                                                                                                         |            |                           |                             |  |  |
| 3) All JoulWatt products are packaged with Pb-free and Halogen-free materials and compliant to RoHS standards. |            |                           |                             |  |  |
| PVDFN5X6-8                                                                                                     |            |                           |                             |  |  |

# ABSOLUTE MAXIMUM RATING<sup>1)</sup>

| HV Voltage                           |                                                    |
|--------------------------------------|----------------------------------------------------|
|                                      |                                                    |
| VDD Pin                              |                                                    |
| COMP, CS Pin                         | 0.3V to 5V (-0.75V to -0.3V<10us, 5V to 5.5V<10us) |
| VS Pin                               |                                                    |
| Junction Temperature <sup>2)</sup>   | 150°C                                              |
| Storage Temperature                  | 65°C to 150°C                                      |
| Lead Temperature (Soldering, 10sec.) |                                                    |

# **RECOMMENDED OPERATING CONDITIONS**<sup>3)</sup>

| VDD Voltage                                      | 3V to 83V |
|--------------------------------------------------|-----------|
| Operating Junction Temperature (T <sub>J</sub> ) | to 125°C  |

 JW1566BD Rev.0.11
 JoulWatt Proprietary Information. Patent Protected.

 2022/09/20
 Unauthorized Photocopy and Duplication Prohibited.

 This document contains information of a product under development.

## **JoulWatt**

| THERMAL PERFORMANCE <sup>4)</sup> | $	heta_{J\!A}$ | $	heta_{Jc}$ |
|-----------------------------------|----------------|--------------|
| PVDFN5X6-8                        | TBD            | TBD          |

#### Note:

- 1) Exceeding these ratings may damage the device. These stress ratings do not imply function operation of the device at any other conditions beyond those indicated under RECOMMENDED OPERATING CONDITIONS.
- 2) The JW1566BD includes thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

JW1566BD Rev.0.11 2022/09/20 JoulWatt Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development. JoulWatt reserves the right to change this product without notice.

# **ELECTRICAL CHARACTERISTICS**

| ITEM                                              | SYMBOL               | CONDITION                                                              | MIN. | TYP. | MAX. | UNITS |
|---------------------------------------------------|----------------------|------------------------------------------------------------------------|------|------|------|-------|
| High Voltage Section (HV Pin)                     |                      |                                                                        |      |      |      |       |
| Supply Current from HV Pin                        | I <sub>HV</sub>      | V <sub>HV</sub> =120V, V <sub>VDD</sub> =0V                            | 2.5  | 3    | 3.5  | mA    |
| Leakage Current of HV Pin                         | Ihv_lk               | V <sub>HV</sub> =500V, V <sub>VDD</sub> =20V                           |      | 20   | 30   | uA    |
| Brown-In Threshold                                | V <sub>BR_IN</sub>   | V <sub>HV</sub> increasing                                             | 106  | 112  | 118  | V     |
| Brown-Out Threshold                               | VBR_OUT              | V <sub>HV</sub> decreasing                                             | 91   | 97   | 103  | V     |
| Brown-Out Blanking Time6)                         | tbr_out              |                                                                        |      | 70   |      | ms    |
| Supply Voltage Section (VDD Pl                    | n)                   |                                                                        |      | •    |      |       |
| Turn-On Threshold Voltage                         | V <sub>DD_ON</sub>   | V <sub>VDD</sub> increasing                                            | 15   | 16.5 | 18   | V     |
| Turn-Off Threshold Voltage                        | V <sub>DD_OFF</sub>  | V <sub>VDD</sub> decreasing                                            | 6.8  | 7.7  | 8.6  | V     |
| Reset Threshold Voltage                           | V <sub>DD_RST</sub>  | Fault State                                                            | 3.9  | 4.75 | 5.6  | V     |
| Startup Current                                   | IDD_ST               | Vvdd=Vdd_on-0.5 V                                                      | 240  | 280  | 320  | uA    |
| Operating Supply Current                          | IDD_OP               | V <sub>VDD</sub> =20V, <i>f</i> <sub>S</sub> = <i>f</i> <sub>max</sub> | 0.5  | 0.7  | 1    | uA    |
| VDD OVP Voltage                                   | V <sub>DD_OVP</sub>  | V <sub>VDD</sub> increasing                                            | 85   | 90   | 94.5 | V     |
| Voltage Sense Section (VS Pin)                    |                      |                                                                        |      |      |      |       |
| Maximum VS Source Current                         | Ivs_max              | V <sub>VS</sub> =-0.4V                                                 | 2.5  | 3    | 3.5  | mA    |
| Capability                                        |                      |                                                                        |      |      |      |       |
| Adaptive Blanking Time for VS                     | tvs_blk              | V <sub>COMP</sub> =0.55V                                               |      | 0.6  |      | us    |
| Sampling <sup>6)</sup>                            |                      | V <sub>COMP</sub> =4V                                                  |      | 1.2  |      | us    |
| Output OVP Threshold                              | Vvs_ovp              | Vvs increasing                                                         | 2.8  | 3    | 3.2  | V     |
| Output OVP Debounce Cycle<br>Counts <sup>6)</sup> | Nvs_ovp              | Fault State                                                            |      | 3    |      | Cycle |
| Current Sense Section (CS Pin)                    |                      |                                                                        |      |      |      |       |
| Max CS Offset Current                             | Ics_max              | V <sub>COMP</sub> =4V                                                  | 95   | 100  | 105  | uA    |
| Min CS Offset Current                             | Ics_min              | V <sub>COMP</sub> =0V at Burst Mode                                    | 20   | 27.5 | 35   | uA    |
| CS Off Threshold                                  | V <sub>CS_TH</sub>   | V <sub>CS</sub> decreasing                                             | -30  | 0    | 30   | mV    |
| Leading-Edge Blanking Time <sup>6)</sup>          | tleв                 | V <sub>CS</sub> =0                                                     |      | 220  |      | ns    |
| OCP Enable Threshold                              | Vocp_en              |                                                                        | 0.58 | 0.67 | 0.76 | V     |
| OCP Internal Threshold <sup>6)</sup>              | VOCP                 |                                                                        |      | 0.2  |      | V     |
| OCP Blanking Time                                 | t <sub>OCP_BLK</sub> | Fault State                                                            | 85   | 105  | 125  | ms    |
| Auto-Restart Cycles for OCP6)                     | NOCP_HIC             | Fault State                                                            |      | 4    |      | Cycle |
| Frequency Section                                 |                      |                                                                        |      | ·    | ·    |       |
| Maximum Switching Frequency                       | f <sub>max</sub>     | V <sub>COMP</sub> =3.5V                                                | 80   | 115  | 150  | kHz   |
| Minimum Switching Frequency                       | f <sub>min</sub>     | V <sub>COMP</sub> =0.8V                                                | 20   | 25   | 30   | kHz   |

Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

# JW1566BD

| Maximum ON Time                                     | Ton_max               |                               | 15.5 | 19   | 22.5 | us    |
|-----------------------------------------------------|-----------------------|-------------------------------|------|------|------|-------|
| Minimum ON Time                                     | Ton_min               |                               | 230  | 280  | 330  | ns    |
| Maximum Switching Cycle                             | Ts_max                |                               | 48   | 58   | 68   | us    |
| Frequency Jittering Amplitude to COMP <sup>6)</sup> | ΔF <sub>JIT</sub>     |                               |      | ±7%  |      |       |
| Counting Cycles for Jittering <sup>6)</sup>         | N <sub>JIT_CYC</sub>  |                               |      | 32   |      | Cycle |
| Feedback Section (COMP Pin)                         |                       | ·                             |      |      |      |       |
| Open Pin Voltage <sup>6)</sup>                      | VCOMP_MAX             | Open Loop                     |      | 4    |      | V     |
| Internal Pull-Up Resistor <sup>6)</sup>             | RCOMP_UP              |                               |      | 20   |      | kΩ    |
| COMP to CS Offset Current                           | 0                     | COMP > 2.8V                   |      | 20   |      | V/mA  |
| Gain <sup>6)</sup>                                  | G <sub>COMP</sub> _cs | COMP < 1.0V                   |      | 16   |      | V/mA  |
| The Threshold Enter PFM Mode                        | VCOMP_PFM             | V <sub>COMP</sub> decreasing  | 2.6  | 2.8  | 3    | V     |
| The Threshold Enter Burst Mode                      | V <sub>BUR_L</sub>    | V <sub>COMP</sub> decreasing  | 0.43 | 0.51 | 0.59 | V     |
| The Threshold Exit Burst Mode                       | V <sub>BUR_H</sub>    | V <sub>COMP</sub> increasing  | 0.52 | 0.6  | 0.68 | V     |
| OPP Internal Threshold <sup>6)</sup>                | VOPP                  | 15                            |      | 0.8  |      | V     |
| OPP Blanking Time                                   | topp_blk              | Fault State                   | 85   | 105  | 125  | ms    |
| Auto-Restart Cycles for OPP <sup>6)</sup>           | NOPP_HIC              | Fault State                   |      | 4    |      | Cycle |
| Over Load Protection Threshold <sup>6)</sup>        | V <sub>OLP</sub>      | Fault State                   | 5    | 3.7  |      | V     |
| OLP Blanking Time6)                                 | tolp_blk              | Fault State                   | 85   | 105  | 125  | ms    |
| Auto-Restart Cycles for OLP <sup>6)</sup>           | Nolp_Hic              | Fault State                   |      | 4    |      | Cycle |
| GaN Section                                         |                       |                               |      |      |      |       |
| Drain-source On-state Resistance                    | Rds_on                | Ta=25℃                        |      | 620  | 1000 | mΩ    |
| Internal Over Temperature Protect                   | ction                 |                               |      |      |      |       |
| Thermal Shutdown Threshold <sup>6)</sup>            | T <sub>OTP</sub>      | Internal junction temperature |      | 140  |      | °C    |
| OTP Hysteresis <sup>6)</sup>                        | T <sub>HYS</sub>      | Internal junction temperature |      | 30   |      | °C    |

#### Note:

6) Guaranteed by design.

## **PIN DESCRIPTION**

| PIN<br>PVDFN5X6-8 | NAME  | DESCRIPTION                                                                                                                                                                                               |
|-------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2              | DRAIN | Drain terminal of the Internal GaN.                                                                                                                                                                       |
| 3                 | NC    |                                                                                                                                                                                                           |
| 4                 | HV    | High voltage input pin. This pin provides source current to charge VDD. This pin also senses input voltage for brown-in and brown-out protection.                                                         |
| 5                 | VDD   | Bias power input to the controller. A hold-up capacitor to GND is required.                                                                                                                               |
| 6                 | COMP  | Feedback input pin for Flyback QR controller. Connect to an opto-coupler.                                                                                                                                 |
| 7                 | VS    | Voltage sensing input pin. Coupled to the auxiliary winding via a resistor divider to monitor the output voltage for OVP protection. This pin also detects the resonant valley to implement QR operation. |
| 8                 | CS    | Current sensing input pin. This pin sense the primary switch current for peak current control and OCP. Besides, this pin is used to choose OCP or OPP function at the initial start.                      |
| 9                 | GND   | The ground of IC.                                                                                                                                                                                         |

· · · · · ·

## **BLOCK DIAGRAM**



JW1566BD Rev.0.11 2022/09/20

## FUNCTIONAL DESCRIPTION

The JW1566BD is an offline flyback converter with GaN intergrated, which features multi-mode quasi-resonant (QR) operation. The Quasi-Resonant (QR) with a limited frequency variation bounds the frequency band to overcome the inherent limitation of QR switching.

JW1566BD has an inherent frequency jittering mechanism to improve EMI performance under QR operation.

#### 1. Start-Up

#### 1.1. HV Start-Up

When HV is connected to the input bulk capacitor, the internal JFET turns on and a HV current source starts to charge VDD cap. As soon as VDD reaches turn-on threshold  $V_{DD_ON}$ , the internal startup circuit is disabled. The controller is enabled and the converter starts switching.

#### 1.2 Soft-Start

In the absence of a detected fault, the converter begins to work normally along with soft start. The internal soft-start time is within 4ms with the feedback signal  $V_{COMP}$  rising gradually from minimum level to maximum level. Every restart up is followed by a soft start.

#### 2. Normal Operation

After the converter start-up, it enters normal operation. The JW1566BD realizes output adjustment based on the feedback signal transmitting to the primary-side controller by the opto-coupler.

The JW1566BD is a multi-mode QR converter with secondary-side regulation. According to the feedback signal  $V_{COMP}$ , the converter operates in

different modes for efficiency optimization. Fig.1 illustrates the frequency and peak current amplitude modulation modes. It can be divided into four operation regions as shown in Fig.1.

Under heavy load condition, the system operates in QR mode, the maximum switching frequency is limited to fmax. For medium-load range, the Pulse Frequency Modulation (PFM) is used and primary peak current is nearly fixed to achieve high efficiency. When the load is further reduced, switching frequency is fixed at fmin along with primary peak current varying from 50% to 25% of its maximum. When the system is at very light load condition, the control mode of JW1566BD changes to burst mode. When the voltage of COMP pin drops below V<sub>BUR L</sub> (0.5V typically), the drive stops. The drive will resume when the voltage of COMP pin rises back to V<sub>BUR H</sub> (0.6V typically). Otherwise, the internal GaN remains at off state to minimize the switching loss and reduce the standby power consumption. Transitions between modes are automatically accomplished by the controller depending on the feedback signal, V<sub>COMP</sub>.



Fig.1 Frequency & Ipk Modulation

#### 3. Other Functions and Features

#### 3.1 Frequency Jittering

To achieve good EMI performance, frequency jittering method is integrated in JW1566BD. The frequency jittering is achieved by varying the switching frequency directly. The variation is  $\pm$ 7% around its normal value. The modulation cycle is determined by counting consecutive 32 switching cycles.

#### 3.2 Lead Edge Blanking (LEB)

In order to avoid the premature termination of the switching pulse due to the parasitic capacitance, an internal leading-edge blanking (LEB) is used between the CS pin and the current comparator input. The current comparator is disabled and can't turn off the internal GaN during the blanking time. Fig.2 shows the leading edge blanking time.



#### 3.3 CCM Preventing

For JW1566BD, when the primary-side peak current exceeds the value decided by the feedback signal  $V_{COMP}$ , the switch turns off. When the controller detects ZCD signal and the switch period exceeds frequency-limit signal, the switch turns on. But the ZCD signal may not be detected during start-up moment because of low output voltage, then the switch will turn on after a T<sub>S\_MAX</sub> to make sure the system operates in

#### DCM.

#### 3.4 VS Blanking Time

VS spikes are affected by the amplitudes of Ipk and inductance, so VS blanking time should be set to vary with Ipk. Ensure that the secondary side conduction time is greater than the VS blanking time  $t_{BLK}$ .



Fig.3 VS Blanking Time

#### 4. Protection

#### 4.1 CS Pin Open Protection

When CS pin is open, the internal bias current will flow to the parasitic capacitance on the CS pin, increasing the  $V_{CS}$ . If  $V_{CS}$  is above  $V_{CS_OVP}$  (2V typically), a CS pin open fault triggered.

#### 4.2 Input Brown-in and Brown-out

The JW1566BD senses HV voltage to realize brown in function. When HV voltage is higher than  $V_{BR_IN}$  (112V typically), a 5mA pull down current will be applied to VDD pin to make VDD hit  $V_{DD_OFF}$ . When VDD reaches  $V_{DD_ON}$  again, the controller starts switching.

## JW1566BD



Fig.4 Brown-In at Drain Terminal

And the controller is disabled when HV voltage is lower than  $V_{BR_OUT}$  (98V typically) for brown-out blanking time (70ms typically). The blanking time is set long enough to ignore a two cycle drop out. The timer starts counting once HV voltage drops below  $V_{BR_OUT}$ .

#### 4.3 Output OVP (VS OVP)

The output over voltage protection is determined by the voltage feedback on the VS pin. If the voltage sample on VS exceeds  $V_{VS_OVP}$  for three consecutive switching cycles, an VS\_OVP fault is asserted, and then the device shuts down, the UVLO reset and re-start fault cycle begins.

#### 4.4 OCP or OPP Selection Circuit

In some PD or QC applications, the maximum output current at different output voltage differs much. So OCP should be disabled, and the alternative OPP is enabled. JW1566BD senses CS voltage at initial start to determine whether to use OCP or OPP function as Fig.5 shows. At the initial 100us, an OCP/OPP selection current  $I_{SEL}$  (100uA, typically) is applied to CS pin. If CS voltage exceeds a preset enable threshold  $V_{OCP\_EN}$ , OPP is enabled and OCP is disabled. Otherwise, OPP is disabled and OCP is enabled.



Fig.5 OCP or OPP Selection Circuit

#### 4.5 OCP

If OCP is enabled, JW1566BD compares estimated output average current and OCP threshold. The output average current is calculated at the primary side. When the primary switch turns off, the peak inductor current  $I_{pk}$  is sampled and hold for output current calculation.

As shown in Fig.6, it calculates output current based on secondary side current conduction time  $t_{ons}$  and primary side current information  $V_{CS}$ . If the calculated output current signal,  $I_{o\_est}$  is higher than the internal OCP threshold  $V_{OCP}$  (0.2V typically) for an OCP blanking time  $t_{OCP\_BLK}$ , IC enters OCP protection.



Fig.6 Output Current Estimation

JW1566BD Rev.0.11 2022/09/20 JoulWatt Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development. JoulWatt reserves the right to change this product without notice. 10 / 15

So, the OCP point can be set as:

$$I_{OCP} = \frac{V_{OCP} \cdot \left(1 - \frac{V_{CS\_TH}}{V_{CS\_PK}}\right)}{2R_{CS}} \cdot \frac{N_P}{N_S}$$
(1)

wherein,  $N_P$  is the turns number of primary winding,  $N_S$  is the turns number of secondary winding,  $R_{cs}$  is the current sensing resistance.

When an OCP fault is asserted, the device shuts down and the UVLO resets. In order to reduce the power consumption of the circuit, VDD needs to hit  $V_{DD_OFF}$  four times, and then the device restarts at the fifth cycle.

#### 4.6 OPP

If OPP is enabled, JW1566BD compares estimated output power and OPP threshold. The output power is calculated at the primary side based on the estimated output average current in OCP and the output voltage according to VS voltage. So the output power can be expressed as:

$$P_{o\_est} = \frac{V_{CS\_PK} - V_{CS\_TH}}{2R_{CS}} \cdot \frac{N_{P}}{N_{S}} \cdot \frac{t_{ons}}{t_{SW}} \cdot \frac{V_{S} \cdot N_{S}}{N_{aux}} \cdot \frac{R_{DOWN} + R_{UP}}{R_{DOWN}}$$

And the OPP point can be set as:

$$P_{OPP} = \frac{V_{OPP} \cdot \left(1 - \frac{V_{CS\_TH}}{V_{CS\_PK}}\right)}{2R_{CS}} \cdot \frac{N_P}{N_{aux}} \cdot \frac{R_{DOWN} + R_{UP}}{R_{DOWN}}$$
(3)

wherein,  $N_{aux}$  is the turns number of auxiliary winding,  $N_P$  is the turns number of primary winding,  $R_{UP}$  and  $R_{DOWN}$  are the resistances of

the outside resistor divider of VS pin.

If the calculated output power signal is higher than the internal OPP threshold  $V_{OPP}$  (0.8V typically) for an OPP blanking timer  $t_{OPP_BLK}$ , IC enters OPP protection. When an OPP fault is asserted, the device shuts down and the UVLO resets. In order to reduce the power consumption of the circuit, VDD needs to hit  $V_{DD_OFF}$  four times, and then the device restarts at the fifth cycle.

#### 4.7 Over Load Protection

If the voltage on COMP pin continues exceeds the Over-Load protection threshold (3.7V typically) more than an OLP blanking time  $t_{OLP_BLK}$ , an OLP fault is asserted. The device shuts down, VDD needs to hit  $V_{DD_OFF}$  four times, and then the device restarts at the fifth cycle..

#### 4.8 VDD OVP

If the voltage on VDD pin continues exceeds the Over-Voltage protection threshold  $V_{DD_OVP}$  (90V typically) more than 100us, a VDD\_OVP fault is asserted. The device shuts down, then the UVLO reset and re-start fault cycle begins.

#### 4.9 Internal OTP

The internal over temperature protection threshold is  $T_{OTP}$  (140°C typically). If the junction temperature of the device reaches this threshold, the device shuts down. Since the OTP hysteresis is 30°C typically, when the junction temperature falls below 110°C, the device initiates the UVLO reset and re-starts fault cycle.

## TAPE AND REEL INFORMATION



Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

# JW1566BD

# **JoulWatt**



## PACKAGE OUTLINE



Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

### **IMPORTANT NOTICE**

- Joulwatt Technology Co.,Ltd reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Co.,Ltd does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- JOULWATT TECHNOLOGY CO., LTD PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, SAFETY INFORMATION AND OTHER RESOURCES, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

Copyright © 2021 JoulWatt

All rights are reserved by Joulwatt Technology Co., Ltd